Texas Instruments unveiled the fast 16-bit digital-to-analog converter (DAC). The 4-channel, 2.5-GSPS DAC38J84 is 66% faster than the competition and supports the JEDEC JESD204B serial interface standard for data converters up to 12.5 Gbps. The pin-compatible 2-channel, 16-bit DAC38J82 also runs at 2.5 GSPS, 25% faster than existing 16-bit dual DACs.

The DAC38J84 and DAC38J82 provide the bandwidth, performance, small footprint and low power consumption needed for multi-mode 2G/3G/4G cellular base stations to migrate to more advanced technologies, such as LTE-Advanced and carrier aggregation on multiple antennas. The DACs support up to 2 GHz of information bandwidth for wideband power amplifier digital pre-distortion, millimeter wave backhaul infrastructure, signal jamming, radar and test equipment. An interoperability report is available demonstrating the DAC38J84 with Altera's Stratix V and Arria V FPGAs.

Widest frequency bandwidths: The DACs provide an input rate up to 1.23 GSPS per DAC. The DAC38J84 provides two independent transmit paths with up to 1 GHz of complex information bandwidth each -- 67% more than the next fast quad-channel DAC. Unique multi-band summation: The DAC38J84 is the first quad DAC to integrate a multi-band summation block that allows two complex carrier blocks to be independently mixed to the desired frequency before being summed together for a single path complex transmit.

This supports up to 2 GHz of information bandwidth from one pair of 2.5-GSPS output DACs. Low power: The DAC37J84 consumes only 1100 mW at the common wireless base station condition of 1.474 GSPS, 50% lower than existing 4-channel DACs. At 2.458 GSPS, the DAC38J84 uses only 1612 mW.

Pin-compatible 1.6-GSPS options: The pin-compatible 4-channel DAC37J84 and 2-channel DAC37J82 run up to 1.6 GSPS. Evaluation modules (EVMs) are available to quickly evaluate the performance of the DACs. The DAC38J84EVM, DAC37J84EVM, DAC38J82EVM and DAC37J82EVM include the LMK04828, the industry's first JESD204B clock jitter cleaner, which provides the 2.5-GHz DAC clock and multiple SYSREF signals for full JEDEC JESD204B multi-chip synchronization.

An IBIS model is also available to verify board signal integrity requirements.