Profile

Nirmal R.
Saxena
joined Alliance Semiconductor in April 2003 and brings more than 20 years of management, technical, and research experience in the areas of - VLSI design & test, instruction and packet processing architectures, coding & information theory, and fault-tolerant computing.
Nirmal is responsible for the architecture definition, engineering management, and new product development.
In addition to his duties with Alliance, Nirmal is also a Consulting Professor in the Electrical Engineering Department at Stanford University and supervises graduate research.
Prior to joining Alliance, Nirmal was VP of Architecture at Chip Engines where he was responsible for the design and development of Resilient Packet Ring (RPR) controllers.
In his accomplished career, Nirmal has served in senior technical postions at Tiara Networks (now Tasman Networks), the Stanford Center for Reliable Computing, Silicon Graphics, HaL Computers, and Hewlett Packard.
Nirmal holds a BE degree from Osmania University, India; a MSEE degree from the University of Iowa; and a Ph.D.
EE degree from Stanford University.
Nirmal holds more than 10 patents and has published extensively in the IEEE Transactions.
Nirmal is Fellow of IEEE (2002) and was cited for his contributions to reliable computing.

Former positions of Nirmal R. Saxena

CompaniesPositionEnd
ALIMCO FINANCIAL CORPORATION Chief Operating Officer 16/01/2006
See the detail of Nirmal R. Saxena's experience

Training of Nirmal R. Saxena

Stanford University Doctorate Degree
University of Iowa Graduate Degree

Experiences
Positions held

Active

Inactive

Listed companies

Private companies

See the detail of Nirmal R. Saxena's experience

Connections

4

1st degree connections

3

1st degree companies

Male

Female

Members of the board

Executives

See the personal network

Linked companies

  1. Stock Market
  2. Insiders
  3. Nirmal R. Saxena